Activity Packing in FPGAs for Leakage Power Reduction - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Activity Packing in FPGAs for Leakage Power Reduction

Hassan Hassan
Mohab Anis
  • Fonction : Auteur
Antoine El Daher
  • Fonction : Auteur
Mohamed Elmasry
  • Fonction : Auteur

Résumé

In this paper, two packing algorithms for the detection of activity profiles in MTCMOS-based FPGA structures are proposed for leakage power mitigation. The first algorithm is a connection-based packing technique by which the proximity of the logic blocks is accounted for, and the second algorithm is a logic-based packing approach by which the weighted Hamming distance between the blocks activities is considered. After both algorithms are analyzed, they are applied to a number of FGPA benchmarks for verification. Once the activity profiles are realized, sleep transistors are carefully positioned to contain the clustered blocks that share similar activity profiles. Finally, the percentage of the leakage power savings for each of the two algorithms is evaluated.
Fichier principal
Vignette du fichier
228810212.pdf (168.56 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181517 , version 1 (24-10-2007)

Identifiants

  • HAL Id : hal-00181517 , version 1

Citer

Hassan Hassan, Mohab Anis, Antoine El Daher, Mohamed Elmasry. Activity Packing in FPGAs for Leakage Power Reduction. DATE'05, Mar 2005, Munich, Germany. pp.212-217. ⟨hal-00181517⟩

Collections

DATE
69 Consultations
208 Téléchargements

Partager

Gmail Facebook X LinkedIn More