×pipes Lite: A Synthesis Oriented Design Library For Networks on Chips - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

×pipes Lite: A Synthesis Oriented Design Library For Networks on Chips

Résumé

The limited scalability of current bus topologies for Systems on Chips (SoCs) dictates the adoption of Networks on Chips (NoCs) as a scalable interconnection scheme. Current SoCs are highly heterogeneous in nature, denoting homogeneous, preconfigured NoCs as inefficient drop-in alternatives. While highly parametric, fully synthesizeable (soft) NoC building blocks appear as a good match for heterogeneous MPSoC architectures, the impact of instantiation-time flexibility on performance, power and silicon cost has not been quantified yet. This work details ×pipes Lite, a design flow for automatic generation of heterogeneous NoCs. ×pipes Lite is based on highly customizable, high frequency and low latency NoC modules, that are fully synthesizeable. Synthesis results provide with modules that are directly comparable, if not better, than the current published state-of-the-art NoCs in terms of area, power, latency and target frequency of operation measurements.
Fichier principal
Vignette du fichier
228821188.pdf (145.92 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181292 , version 1 (23-10-2007)

Identifiants

  • HAL Id : hal-00181292 , version 1

Citer

Stergios Stergiou, Federico Angiolini, Salvatore Carta, Luigi Raffo, Davide Bertozzi, et al.. ×pipes Lite: A Synthesis Oriented Design Library For Networks on Chips. DATE'05, Mar 2005, Munich, Germany. pp.1188-1193. ⟨hal-00181292⟩

Collections

DATE
59 Consultations
173 Téléchargements

Partager

Gmail Facebook X LinkedIn More