Reduction of CMOS Power Consumption and Signal Integrity Issues by Routing Optimization - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Reduction of CMOS Power Consumption and Signal Integrity Issues by Routing Optimization

Résumé

This paper suggests a methodology to decrease the power of a static CMOS standard cell design at layout level by focusing on switched capacitance. The term switched is the key: if a capacitance is not switched often, it may be high. If it is frequently switched, it should be minimized in order to reduce power consumption. This can be done by an algorithm based on forces that automatically optimizes the position and length of every single wire segment in a routed design. The forces are proportional to the toggle activities derived from a gate level simulation. The novelty is that this allows to iteratively find a new topology for the wire segments. Our algorithm takes as input an already given, grid routed layout.
Fichier principal
Vignette du fichier
228820986.pdf (105.49 Ko) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-00181259 , version 1 (23-10-2007)

Identifiants

  • HAL Id : hal-00181259 , version 1

Citer

Paul Zuber, Armin Windschieg, Raul Medina Beltan De Otalora, Walter Stechele, Andreas Herkersdorf. Reduction of CMOS Power Consumption and Signal Integrity Issues by Routing Optimization. DATE'05, Mar 2005, Munich, Germany. pp.986-987. ⟨hal-00181259⟩

Collections

DATE
58 Consultations
208 Téléchargements

Partager

Gmail Facebook X LinkedIn More