Design methodology for dynamically reconfigurable systems - Archive ouverte HAL Accéder directement au contenu
Communication Dans Un Congrès Année : 2005

Design methodology for dynamically reconfigurable systems

Résumé

In this paper we present an automatic design generation methodology for heterogeneous architectures composed of microprocessors, DSPs and FPGAs. This methodology is based on an adequation algorithm architecture where application is represented by a control data flow graph and architecture by an architecture graph. We focus on how to take into account specificities of partially reconfigurable components during the adequation process and for the design generation. We present a method which generates automatically the design for both fixed and partially reconfigurable parts of a FPGA. This method uses prefetching technic to minimize reconfiguration latency of runtime reconfiguration and buffer merging to minimize memory requirements of the generated design.

Domaines

Fichier principal
Vignette du fichier
jfaaa_2004.pdf (192.7 Ko) Télécharger le fichier

Dates et versions

hal-00017882 , version 1 (26-01-2006)

Identifiants

  • HAL Id : hal-00017882 , version 1

Citer

Florent Berthelot, Fabienne Nouvel, Dominique Houzet. Design methodology for dynamically reconfigurable systems. Journées Francophones sur l'Adéquation Algorithme Architecture JFAAA 2005, 2005, Dijon, France. pp.47-52. ⟨hal-00017882⟩
170 Consultations
112 Téléchargements

Partager

Gmail Facebook X LinkedIn More